8000 ted-xie (Ted) / Starred · GitHub
[go: up one dir, main page]
More Web Proxy on the site http://driver.im/
Skip to content
View ted-xie's full-sized avatar

Block or report ted-xie

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Please don't include any personal information such as legal names or email addresses. Maximum 100 characters, markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Showing results

ASCIIFlow

TypeScript 5,107 381 Updated Oct 27, 2024

Leuvenshtein: Efficient FHE-based Edit Distance Computation with Single Bootstrap per Cell Rust implementation of our ASCII-based algorithm using TFHE-rs.

Rust 1 Updated May 28, 2025

AXI, AXI stream, Ethernet, and PCIe components in System Verilog

SystemVerilog 286 51 Updated Jun 18, 2025

An open source bike computer based on Raspberry Pi Zero (W, WH, 2W) with GPS and ANT+. Including offline map and navigation.

Python 995 85 Updated Jun 26, 2025

The simplest, fastest repository for training/finetuning medium-sized GPTs.

Python 42,775 7,164 Updated Dec 9, 2024

AXI4 Full, Lite, and AxiStream verification components. AXI4 Interface Master, Responder, and Memory verification components. AxiStream transmitter and receiver verification components

VHDL 137 20 Updated Jun 20, 2025

Performance-portable, length-agnostic SIMD with runtime dispatch

C++ 4,724 357 Updated Jul 11, 2025

Wishbone Verification IP

Verilog 9 Updated Jun 4, 2013
C++ 17 8 Updated Jul 20, 2022

A web-based, unified, interactive bike map for NYC that combines information from NYC OpenData, Citi Bike and other sources.

JavaScript 21 1 Updated Dec 30, 2022

QKeras: a quantization deep learning library for Tensorflow Keras

Python 566 110 Updated Jun 13, 2025

AXI interface modules for Cocotb

Python 270 86 Updated Nov 16, 2023

Vitis HLS LLVM source code and examples

391 58 Updated Oct 11, 2024

Hardware Description Language (Verilog, VHDL, Chisel, nMigen, etc) with open tools (Yosys, Verilator, OpenROAD, etc) rules for Bazel (https://bazel.build)

Starlark 135 56 Updated Jun 14, 2025

library for turning a RTL2832 based DVB dongle into a Software DefinedReceiver; mirror from https://gitea.osmocom.org/sdr/rtl-sdr

C 806 330 Updated Jun 12, 2024

Compile Time Regular Expression in C++

C++ 3,623 198 Updated May 20, 2025

OpenLane is an automated RTL to GDSII flow based on several components including OpenROAD, Yosys, Magic, Netgen and custom methodology scripts for design exploration and optimization.

Python 1,530 401 Updated Jul 11, 2025

Intel® Performance Counter Monitor (Intel® PCM)

C++ 3,042 497 Updated Jul 7, 2025

XLS: Accelerated HW Synthesis

C++ 1,318 203 Updated Jul 12, 2025

Fixed point package for Python.

Python 35 8 Updated Apr 28, 2023

Mirror of https://codeberg.org/ECP5-PCIe/ECP5-PCIe

Python 97 5 Updated May 16, 2023

Karuta HLS Compiler: High level synthesis from prototype based object oriented script language to RTL (Verilog) aiming to be useful for FPGA development.

C++ 106 5 Updated Jan 29, 2022

Vivado board files for the Kintex 7 HPC V2 FPGA board.

26 9 Updated Jul 31, 2020

A utility to accurately report the in core memory usage for a program

Python 1,601 288 Updated Oct 19, 2022
Verilog 2 Updated Feb 24, 2022

SystemC/C++ library of commonly-used hardware functions and components for HLS.

C++ 275 44 Updated Apr 24, 2025

Hardcaml is an OCaml library for designing hardware.

OCaml 804 48 Updated Jun 12, 2025

Official repository of the AWS EC2 FPGA Hardware and Software Development Kit

SystemVerilog 1,577 526 Updated Jul 1, 2025

TFHE: Fast Fully Homomorphic Encryption Library over the Torus

C++ 1,280 181 Updated Jun 21, 2023
Next
0